



UC Berkeley Teaching Professor Dan Garcia

## Great Ideas in Computer Architecture (a.k.a. Machine Structures)

## **Combinational Logic Blocks**



cs61c.org



### UC Berkeley Professor Bora Nikolić



## Doto Multiplexors





## Data Multiplexor (here 2-to-1, n-bit-wide)



Combinational Logic Blocks (3)

"mux"





## N instances of 1-bit-wide mux



### ab S С 00 0 010 0 10 1 1 00 ()1 0110 ()Garcia, Nikolić \$0



 $\overline{s}a + sb$ 



Combinational Logic Blocks (5)

D







## How many rows in the Truth Table?

abcd

0

10

11

when S=00, e=a when S=01, e=b when S=10, e=c when S=11, e=d

 $\zeta = S_1 S_0$ 

## $e = \overline{s_1} \cdot \overline{s_0}a + \overline{s_1}s_0b + s_1\overline{s_0}c + s_1s_0d$



00

**Combinational Logic Blocks (6)** 





## Mux: is there any other way to do it?

Hint: NCAA tourney!



### **Ans: Hierarchically!**

Combinational Logic Blocks (7)











# Arithmetic Logic Unit (ALU)







## Arithmetic and Logic Unit

- Most processors contain a special logic block called "Arithmetic and Logic Unit" (ALU)
- We'll show you an easy one that does ADD, SUB, bitwise AND (&), bitwise OR ()



when S=00, R=A+B when S=01, R=A-Bwhen S=10, R=A&B when S=11, R=A|B



Combinational Logic Blocks (9)











Combinational Logic Blocks (10)





# Adder / Subtractor





## Adder / Subtracter Design – how?

Truth-table, then determine canonical form, then minimize and implement as we've seen before

the problem down into that we can cascade or hierarchically layer



Combinational Logic Blocks (12)

# Look at breaking smaller pieces







 $s_0 = a_0 \operatorname{XOR} b_0$  $c_1 = a_0 \operatorname{AND} b_0$ 



Combinational Logic Blocks (13)



 $\mathbf{a}_0$ 

0

0

1

1



## Adder / Subtractor – One-bit adder (1/2)...

$$s_i = \operatorname{XOR}(a_i, b_i, c_i)$$
$$c_{i+1} = \operatorname{MAJ}(a_i, b_i, c_i) = a_i b_i$$



Combinational Logic Blocks (14)

 $\mathbf{b}_i$ 

0

0

0

0



## $-a_ic_i + b_ic_i$



## Adder / Subtractor – One-bit adder (2/2)...



$$s_i = \operatorname{XOR}(a_i, b_i, c_i)$$
  
+1 = MAJ $(a_i, b_i, c_i) = a_i b_i$ 



 $C_{j}$ 

**Combinational Logic Blocks (15)** 



 $+a_ic_i + b_ic_i$ 





## N 1-bit adders $\rightarrow$ 1N-bit adder



## What about overflow? Overflow = $c_n$ ?

Combinational Logic Blocks (16)







## Sum of two 2-bit numbers...





Combinational Logic Blocks (17)





# Subtractor Design









Combinational Logic Blocks (19)



### SUB

| X | У | XOR(x,y)        |
|---|---|-----------------|
| 0 | 0 | 0               |
| 0 | 1 | 1               |
| 1 | 0 | 1               |
| 1 | 1 | 0               |
|   |   | Garcia, Nikolić |

BY NC SA



- Use muxes to select among input
  - S input bits selects 2<sup>S</sup> inputs
  - Each input can be n-bits wide, indep of S
- Can implement muxes hierarchically
- ALU can be implemented using a mux
  - Coupled with basic block elements
- N-bit adder-subtractor done using N 1bit adders with XOR gates on input
  - XOR serves as conditional inverter





